# Title: MIPS 32bit ALU Emulation using UVM

Team: Haranadh Chintapalli

**Project Report** 

### Objective:

To perform Emulation of the DUT which is "MIPS ALU 32bit" in a UVM environment

# Techniques applied in achieving the Objective: Server side:

UVM based verfication strategy consisting of

- 1.Stimulus generators : Created three types of test input generators
  - -Type1: Randomized generated test input(test\_throw\_random.sv)
  - -Type2: Settled generated test input

(traversing through each opcode-test\_throw\_settled.svh)

- -Type3: Opcode targeted test input generator(test\_throw\_fixed.svh)
- 2.Driver: Driver is created and used to get the test input from the generators and passed to virtual bfm.
- 3.Monitor\_input side, Monitor\_Output side, Scoreboard: Monitors use the calls the write function of the Scoreboard for updating the test inputs, results. Scoreboard checks and compares the results and displays on the terminal.
- 4. Environment: environment encloses the above mentioned uvm components and connections of the ports using tlm fifo.
  - 5. Created uvm\_tests for the different types of tests mentioned in the generators
  - 6. Created top\_hvl module which calls the run\_test method.

#### Emulator side:

- 1. Created a module for the Bus Function Model for access the pinlevel connectivity from the DUT.Created tasks for passing the inputs to the DUT.
- 2. Top\_hdl module is created and included the instances of the BFM, DUT.

Emulation is performed by passing the test cases using the bfm by accessing the UVM environment on the Server side.

#### Results Achieved:

- 1.Successfully able to integrate the UVM test environment with the top\_hdl environment and able to pass test cases from the Veloce Server to the Emulator using the bfm setup.
  - 2.ALU operations are checked using scoreboard and Monitor setup.

3. Two million different test inputs are generated and ran on the emulator for 30mins. Below is the emulation Report for 100,000 Random Test cases executed:

| R | es | ш | lts |  |
|---|----|---|-----|--|
|   |    |   |     |  |

| #<br>                    |                                                                                                                                |                          |                                         |
|--------------------------|--------------------------------------------------------------------------------------------------------------------------------|--------------------------|-----------------------------------------|
| <br>=====<br>#<br>#      | SIMULATION STATIS                                                                                                              | STICS                    |                                         |
|                          | =======================================                                                                                        |                          | ======================================= |
| # Simulat                | tion finished at time 1094275                                                                                                  |                          |                                         |
| # Total nu<br># Total nu | umber of TBX clocks:<br>umber of TBX clocks spent in HE<br>umber of TBX clocks spent in HE<br>tage TBX clocks spent in HDL tir | DL due to callee executi | 218855                                  |
| #                        | PU time (user mode):                                                                                                           |                          |                                         |
|                          | ne spent:<br>                                                                                                                  | 114.30 seconds           | i.                                      |

### Effort:

3.5 Weeks for total completion of the project. Understanding the BFM model and UVM are the main tasks involved.

## **Challenges Encountered:**

- 1. Main challenge is the integration of the UVM test model with the top\_hdl
- 2. Setting up the path variable for running the test cases
- 3. Finishing all the elements in the uvm model
- 4. Writing the Bus function model and passing signals from the UVM environment
- 5. Raise and Drop objection needed for sure
- 6. Clock has to be correctly set other wise end up in just UVM Report summary displaying otherthan the testcases running. In order to trigger the clock, initial value is a must.
- 7. Correctly configuring the ports.

#### Makefile and Environment need to run:

Instructions for running the project:

1. Creating the environmental variable for UVM files

#### command:

export UVM\_HOME=/pkgs/mentor/questa/10.3/questasim/verilog\_src/uvm-1.1d

check with:

echo \$UVM\_HOME

Next Run in Puresim mode first.

for calling 100000 random test cases use the following command. command:

make all MODE=puresim TEST=test\_throw\_random\_uv TEST\_CASES=100000

similarly for other generators(optional)

- make all MODE=puresim TEST=test throw settled uv TEST CASES=100000
- make all MODE=puresim TEST=test\_throw\_fixed\_uv TEST\_CASES=100000 TEST=Add

After choosing one from the above three types of tests proceed to run on velocesolo1

make all MODE=veloce TEST=test\_throw\_random\_uv TEST\_CASES=100000

similarly for other generators(optional)

- make all MODE=veloce TEST=test\_throw\_settled\_uv TEST\_CASES=100000
- make all MODE=veloce TEST=test\_throw\_fixed\_uv TEST\_CASES=100000 TEST=Add

## **Pre Existing ideas/code leveraged:**

- MIPS ALU Design leveraged from XUM Project MIPS32 core implementation.
- https://github.com/grantae/mips32r1 xum
- UVM code snippets from -UVM Primer by Ray Salemi.
- Ideas borrowed from Mentor Graphics videos on UVM Methodology.
- Took support for uvm integration.

#### TestBenches executed:

Created three types of test input generators

-Type1: Randomized generated test input(test throw random.sv)

•Operations: Add, Subtract, Multiply, And, Or, Nor, Xor, Shift, Count leading 1s/0s

## **Bugs Injected:**

Changed the functionality for the opcodes and spotted the buggy errors.

## **Bugs Found:**

- Ex\_Ov is not getting updated.
- Division module signals is not clear.

#### What more can be done if more time:

- Concentrated more on the DUT-stalling, flushing signals, Division algorithm.
- Coverage can be done.